<?xml version="1.0" encoding="UTF-8"?>
<rss version="2.0"
	xmlns:content="http://purl.org/rss/1.0/modules/content/"
	xmlns:wfw="http://wellformedweb.org/CommentAPI/"
	xmlns:dc="http://purl.org/dc/elements/1.1/"
	xmlns:atom="http://www.w3.org/2005/Atom"
	xmlns:sy="http://purl.org/rss/1.0/modules/syndication/"
	xmlns:slash="http://purl.org/rss/1.0/modules/slash/"
	>

<channel>
	<title>MTL Annual Research Report 2011 &#187; Albert Chang</title>
	<atom:link href="http://www-mtl.mit.edu/wpmu/ar2011/tag/albert-chang/feed/" rel="self" type="application/rss+xml" />
	<link>http://www-mtl.mit.edu/wpmu/ar2011</link>
	<description>Just another Microsystems Technology Laboratories Blogs site</description>
	<lastBuildDate>Tue, 14 Aug 2012 21:03:56 +0000</lastBuildDate>
	<language>en-US</language>
	<sy:updatePeriod>hourly</sy:updatePeriod>
	<sy:updateFrequency>1</sy:updateFrequency>
	<generator>http://wordpress.org/?v=3.5.1</generator>
		<item>
		<title>A Low-power SAR ADC with Redundancy</title>
		<link>http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/</link>
		<comments>http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/#comments</comments>
		<pubDate>Thu, 23 Jun 2011 19:28:09 +0000</pubDate>
		<dc:creator>MTL WP admin</dc:creator>
				<category><![CDATA[Circuits & Systems]]></category>
		<category><![CDATA[Albert Chang]]></category>
		<category><![CDATA[Duane Boning]]></category>
		<category><![CDATA[Hae-Seung Lee]]></category>

		<guid isPermaLink="false">http://www-mtl.mit.edu/wpmu/ar2011/?p=2854</guid>
		<description><![CDATA[Technology scaling has enabled low-power operations in digital integrated circuits.  Therefore, the trend to move analog-to-digital operations upstream to allow...]]></description>
				<content:encoded><![CDATA[<div class="page-restrict-output"><p>Technology scaling has enabled low-power operations in digital integrated circuits.  Therefore, the trend to move analog-to-digital operations upstream to allow more signal-processing to shift from the analog domain to the digital domain is inevitable. As most real world signals remain analog, the design of high-performance and low-power analog-digital converters (ADCs) plays a key role to the success of future integrated system design. In this research, we focus on designing (1) robust, (2) low-power, and (3) high-performance time-interleaved successive-approximation-registers (SAR) ADCs. The SAR architecture is adopted because of its good digital compatibility and high energy-efficiency while achieving high sampling rates.</p>
<p>The robustness of SAR ADCs is achieved by analyzing the effectiveness of redundancy (digital error correction)<sup> [<a href="http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/#footnote_0_2854" id="identifier_0_2854" class="footnote-link footnote-identifier-link" title="F. Futtner, &ldquo;A 1.2V 10b 20MSample/s non-binary successive approximation ADC in 0.13&mu;m CMOS,&rdquo; in IEEE International of Solid-State Circuit Conference Digest of Technical Papers, pp. 136-137, 2002.">1</a>] </sup><sup> [<a href="http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/#footnote_1_2854" id="identifier_1_2854" class="footnote-link footnote-identifier-link" title="T. Ogawa, H. Kobayashi, M. Hotta, Y. Takahashi, H. San, and N. Takai, &ldquo;SAR ADC algorithm with redundancy,&rdquo; in IEEE APCCAS, pp. 268-271, Nov. 2008.">2</a>] </sup> in improving sampling rates and its immunity from incomplete bit settling errors. Analysis shows that the redundancy algorithm does not help improve sampling rate in all SAR ADC designs; instead, the maximum sampling rate depends on the settling time constant (τ) and the relative magnitude of the ADC delay components<sup> [<a href="http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/#footnote_2_2854" id="identifier_2_2854" class="footnote-link footnote-identifier-link" title="A. H. Chang, H.-S. Lee, and D. S. Boning, &ldquo;Redundancy in SAR ADCs,&rdquo; in Great Lakes Symposium on VLSI, May 2011.">3</a>] </sup>. As shown in Figure 1, in order to benefit from the redundancy algorithm, τ has to be more than 50 ps.</p>
<p>The low-power operation is achieved by combining the merged capacitor switching algorithm<sup> [<a href="http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/#footnote_3_2854" id="identifier_3_2854" class="footnote-link footnote-identifier-link" title="V. Hariprasath, J. Guerber, S.-H. Lee, and U.-K. Moon, &ldquo;Merged capacitor switching based SAR ADC with highest switching energy-efficiency,&rdquo; Electronics Letters, vol. 46, pp. 620-621, April 2010.">4</a>] </sup> and split capacitive array<sup> [<a href="http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/#footnote_4_2854" id="identifier_4_2854" class="footnote-link footnote-identifier-link" title="Y. Chen, X. Zhu, H. Tamura, M. Kibune, Y. Tomita, T. Hamada, M. Yoshioka, K. Ishikawa, T. Takayama, J. Ogawa, S. Tsukamoto, and T. Kuroda, &ldquo;Split capacitor DAC mismatch calibration in successive approximation ADC,&rdquo; in IEEE Custom Integrated Circuits Conference, pp. 279 &ndash;282, 2009.">5</a>] </sup>. The merged capacitor switching algorithm suffers from its sensitivity to the parasitic capacitance on the outputs of the capacitive DAC. The split capacitive array suffers from a 4x loss in signal power to keep voltage below the supply rail on the sub-DAC and the mismatch problem between the fractional bridge capacitor to other capacitors in the DAC. Our design researches and resolves both issues. Our design also incorporated asynchronous on-chip pulse generator to avoid synchronous high power clock distribution circuit on-chip. The overall SAR ADCs architecture is depicted in Figure 2.</p>

<a href='http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/chang_saradc_01/' title='Figure 1'><img width="300" height="241" src="http://www-mtl.mit.edu/wpmu/ar2011/files/2011/06/chang_saradc_01-300x241.png" class="attachment-medium" alt="Figure 1" /></a>
<a href='http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/chang_saradc_02/' title='Figure 2'><img width="300" height="148" src="http://www-mtl.mit.edu/wpmu/ar2011/files/2011/06/chang_saradc_02-300x148.png" class="attachment-medium" alt="Figure 2" /></a>

<ol class="footnotes"><li id="footnote_0_2854" class="footnote">F. Futtner, “A 1.2V 10b 20MSample/s non-binary successive approximation ADC in 0.13μm CMOS,” in <em>IEEE International of Solid-State Circuit Conference Digest of Technical Papers</em>, pp. 136-137, 2002.</li><li id="footnote_1_2854" class="footnote">T. Ogawa, H. Kobayashi, M. Hotta, Y. Takahashi, H. San, and N. Takai, “SAR ADC algorithm with redundancy,” in <em>IEEE APCCAS</em>, pp. 268-271, Nov. 2008.</li><li id="footnote_2_2854" class="footnote">A. H. Chang, H.-S. Lee, and D. S. Boning, “Redundancy in SAR ADCs,” in <em>Great Lakes Symposium on VLSI</em>, May 2011.</li><li id="footnote_3_2854" class="footnote">V. Hariprasath, J. Guerber, S.-H. Lee, and U.-K. Moon, “Merged capacitor switching based SAR ADC with highest switching energy-efficiency,” <em>Electronics Letters</em>, vol. 46, pp. 620-621, April 2010.</li><li id="footnote_4_2854" class="footnote">Y. Chen, X. Zhu, H. Tamura, M. Kibune, Y. Tomita, T. Hamada, M. Yoshioka, K. Ishikawa, T. Takayama, J. Ogawa, S. Tsukamoto, and T. Kuroda, “Split capacitor DAC mismatch calibration in successive approximation ADC,” in <em>IEEE Custom Integrated Circuits Conference</em>, pp. 279 –282, 2009.</li></ol></div>]]></content:encoded>
			<wfw:commentRss>http://www-mtl.mit.edu/wpmu/ar2011/a-low-power-sar-adc-with-redundancy/feed/</wfw:commentRss>
		<slash:comments>0</slash:comments>
		</item>
	</channel>
</rss>